Synthesis of VLSI architectures for two-dimensional discrete wavelet transforms

We propose VLSI architectures with parallel I/O capability to compute the Two-Dimensional Discrete Wavelet Transform. Our design can handle large images arriving at high frame rates. A video codec based on our architecture can support multiple channels in parallel and can provide the needed performance for network based video applications. Our architecture with parallel I/O offers a solution for the low power needs of mobile/visual communication systems. Our architecture employs block-based I/O and a dual memory buffer to store intermediate results to schedule the filter operations. This leads to a high throughput rate of n pixels per clock cycle and a small memory size of j(l-1)/(N+n)+2n/sup 2/, for an N/spl times/N input image, where n/spl times/n is the block size, l is the alter length, and j is the number of octaves. The resulting architecture has a latency of 2l+n for each octave and a total execution time of N/sup 2//n+2l+n+3jn.

[1]  Viktor K. Prasanna,et al.  A General Framework for Synthesis of Data Format Converters , 1994, 1994 Internatonal Conference on Parallel Processing Vol. 2.

[2]  Gilbert Strang,et al.  Wavelets and Dilation Equations: A Brief Introduction , 1989, SIAM Rev..

[3]  Stéphane Mallat,et al.  A Theory for Multiresolution Signal Decomposition: The Wavelet Representation , 1989, IEEE Trans. Pattern Anal. Mach. Intell..

[4]  Christer Svensson,et al.  Trading speed for low power by choice of supply and threshold voltages , 1993 .

[5]  Mounir Hamdi Parallel architectures for wavelet transforms , 1993, 1993 Computer Architectures for Machine Perception.

[6]  Jerome M. Shapiro,et al.  Embedded image coding using zerotrees of wavelet coefficients , 1993, IEEE Trans. Signal Process..

[7]  Chaitali Chakrabarti,et al.  A survey of architectures for the discrete and continuous wavelet transforms , 1995, 1995 International Conference on Acoustics, Speech, and Signal Processing.

[8]  T. Nishitani,et al.  VLSI architectures for discrete wavelet transforms , 1993, IEEE Trans. Very Large Scale Integr. Syst..

[9]  V. K. Prasanna,et al.  Modular VLSI architectures for computing the arithmetic Fourier transform , 1993, IEEE Trans. Signal Process..